Studying at the University of Verona
Here you can find information on the organisational aspects of the Programme, lecture timetables, learning activities and useful contact details for your time at the University, from enrolment to graduation.
Study Plan
This information is intended exclusively for students already enrolled in this course.If you are a new student interested in enrolling, you can find information about the course of study on the course page:
Laurea in Bioinformatica - Enrollment from 2025/2026The Study Plan includes all modules, teaching and learning activities that each student will need to undertake during their time at the University.
Please select your Study Plan based on your enrollment year.
1° Year
Modules | Credits | TAF | SSD |
---|
2° Year activated in the A.Y. 2019/2020
Modules | Credits | TAF | SSD |
---|
1 module to be chosen among the following
3° Year activated in the A.Y. 2020/2021
Modules | Credits | TAF | SSD |
---|
1 module to be chosen among the following
Modules | Credits | TAF | SSD |
---|
Modules | Credits | TAF | SSD |
---|
1 module to be chosen among the following
Modules | Credits | TAF | SSD |
---|
1 module to be chosen among the following
Legend | Type of training activity (TTA)
TAF (Type of Educational Activity) All courses and activities are classified into different types of educational activities, indicated by a letter.
HW components design on FPGA (2020/2021)
Teaching code
4S010209
Teacher
Coordinator
Credits
3
Also offered in courses:
- HW components design on FPGA of the course Bachelor's degree in Computer Science
- HW components design on FPGA of the course Master's degree in Computer Science and Engineering
- HW components design on FPGA of the course Master's degree in Medical Bioinformatics
- HW components design on FPGA of the course Master's degree in Computer Engineering for Robotics and Smart Industry
Language
Italian
Scientific Disciplinary Sector (SSD)
NN - -
Period
II semestre dal Mar 1, 2021 al Jun 11, 2021.
Learning outcomes
The course aims at providing preliminary notions of the
design of hardware systems. In particular, it aims at providing
an introduction to the Verilog hardware description language,
and the prototyping using FPGAs.
Program
- A brief history of Electronic Design Automation.
- Introduction to Hardware Description Languages.
- Introduction to Verilog.
- Automatic synthesis of HW components.
- FPGA prototyping.
Examination Methods
The final exam consists of an individual or group project.
For the exam organization, please, contact:
- Michele Lora <michele.lora@univr.it>
- Stefano Spellini <stefano.spellini@univr.it>